## **National University of Computer and Emerging Sciences, Lahore Campus**

| SE COLUMN DAINERS | Course Name: | Computer Architecture | Course Code: | EE204     |
|-------------------|--------------|-----------------------|--------------|-----------|
|                   | Program:     | BS(Computer Science)  | Semester:    | Fall 2019 |
|                   | Duration:    | 30 Minutes            | Total Marks: | 20        |
| State Sills       | Paper Date:  | 08-10-2019            | Weight       | ~3        |
| MIMIRO            | Exam Type:   | Quiz 2a               | Page(s):     | 2         |

| Student: Name | <u> </u> | Roll No |
|---------------|----------|---------|
| Section:      |          |         |

## **Question 1 [5+5]**

a) What is the effect of Pipelining on Latency of a single instruction and throughput? Tell for each one of them either it increases or decreases? Briefly describe the reason behind it.

b) A program of 1000 instructions executes in 5 milliseconds on a computer with 400 KHz clock. Calculate the average CPI?

## Question 2 [10]

An unpipelined processor takes 10 ns to work on one instruction. It then takes 0.2 ns to latch its results into latches. We were able to convert the circuits into 8 pipeline stages. The stages have the following lengths: 1.3ns; 0.7ns; 0.8ns; 1.2ns; 1.4ns; 0.4ns; 1.5ns; 1.3ns. Answer the following, assuming that there are no stalls in the pipeline.

|   | What are the clock speeds in both processors?                                                         |
|---|-------------------------------------------------------------------------------------------------------|
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   | II lang dans it take to finish a single instruction in both my accessor (in many accounts and analys) |
| • | How long does it take to finish a single instruction in both processors (in nano-seconds and cycles)  |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   | What is the throughput for each processor?                                                            |
| • | what is the throughput for each processor:                                                            |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   | What is the speedup provided by the 8-stage pipeline?                                                 |
|   | what is the specuap provided by the o-stage pipeline.                                                 |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |
|   |                                                                                                       |